# ACPL-336J # 2.5 Amp Gate Drive Optocoupler with Integrated (V<sub>CE</sub>) Desaturation Detection, Active Miller Clamping, Fault and UVLO Status Feedback # **Data Sheet** #### **Description** Avago's ACPL-336J gate drive optocoupler features fast propagation delay with excellent timing skew performance. Smart features that are integrated to protect the IGBT include IGBT desaturation detection with softshutdown protection and fault feedback, undervoltage lockout and feedback, and active Miller current clamping. This full-featured and easy-to-implement IGBT gate drive optocoupler comes in a compact, surface-mountable SO-16 package for space-savings. It is suitable for driving IGBTs and power MOSFETs used in motor control and inverter applications. Avago isolation products provide reinforced insulation and reliability that deliver safe signal isolation critical in high voltage and noisy industrial applications. ## **Functional Diagram** #### **Features** - 2.5 A maximum peak output current - Rail-to-rail output voltage - 2.5 A Miller Clamp - Integrated fail-safe IGBT protection - Desaturation detection, "Soft" IGBT turn-off and fault feedback - UnderVoltage LockOut (UVLO) Protection with feedback - Integrated input LED driver - 250 ns maximum propagation delay over temperature - 30 kV/ $\mu$ s minimum Common Mode Rejection (CMR) at $V_{CM} = 1500 \text{ V}$ - Wide operating voltage: 15 V to 30 V - Wide operating temperature range: -40 °C to 105 °C - SO-16 package with 8 mm clearance and creepage - Regulatory approvals: - UL 1577, $V_{ISO} = 5000 V_{RMS}$ for 1 min - CSA - IEC/EN/DIN EN 60747-5-5 V<sub>IORM</sub> = 1414 V<sub>PEAK</sub> #### **Applications** - Isolated IGBT/Power MOSFET gate drive - Renewable energy inverters - AC and brushless DC motor drives - Industrial Inverters - Switching power supplies **CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. ## **Product Overview Description** The ACPL-336J is a highly integrated power control device that incorporates all the necessary components for a complete, isolated IGBT gate drive circuit. It features IGBT desaturation detection with soft-shutdown protection and fault feedback, undervoltage lockout and feedback, and active Miller current clamping in a SO-16 package. Direct LED input with or without integrated LED driver allows flexible logic configuration and differential current mode driving with low input impedance, greatly increasing its noise immunity. ## **Pin Description** | | | | _ | |---|---------------------|----------------------------|----| | 1 | V <sub>EE1</sub> | V <sub>EE2</sub> | 16 | | 2 | V <sub>IN+</sub> | V <sub>LED</sub> | 15 | | 3 | V <sub>CC1</sub> | DESAT | 14 | | 4 | V <sub>LEDDRV</sub> | VE | 13 | | 5 | UVLO | V <sub>CC2</sub> | 12 | | 6 | FAULT | Vout | 11 | | 7 | ANODE | V <sub>CLAMP</sub> | 10 | | 8 | CATHODE | V <sub>EE2</sub> | 9 | | 7 | ANODE | Vout<br>V <sub>CLAMP</sub> | 11 | | Pin | Symbol | Description | |-----|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>EE1</sub> | Input common | | 2 | $V_{IN+}$ | Non inverting voltage control input. | | 3 | $V_{CC1}$ | Input power supply (4.5 V to 5.5 V) | | 4 | $V_{LEDDRV}$ | Integrated LED driver output. | | 5 | UVLO | V <sub>CC2</sub> undervoltage lockout feedback | | 6 | FAULT | DESAT fault feedback | | 7 | ANODE | Input LED anode | | 8 | CATHODE | Input LED cathode | | 9 | $V_{EE2}$ | Negative power supply | | 10 | $V_{CLAMP}$ | Miller current clamping output | | 11 | $V_{OUT}$ | Driver output to IGBT gate | | 12 | $V_{CC2}$ | Positive power supply | | 13 | V <sub>E</sub> | Common (IGBT emitter) output supply voltage. | | 14 | DESAT | Desaturation voltage input. When the voltage on DESAT exceeds an internal reference voltage of 7 V while the IGBT is on, V <sub>OUT</sub> will soft shut down and FAULT will change from High impedance to Low logic state | | 15 | V <sub>LED</sub> | No connection, for testing only | | 16 | V <sub>EE2</sub> | Negative power supply | ## **Ordering Information** ACPL-336J is UL Recognized with 5000 Vrms for 1 minute per UL1577. | | Option | | | | | | |-------------|-----------------------|---------|---------------|-------------|-------------------------|--------------| | Part number | <b>RoHS Compliant</b> | Package | Surface Mount | Tape & Reel | IEC/EN/DIN EN 60747-5-5 | Quantity | | ACPL-336J | -000E | SO-16 | Χ | | Χ | 45 per tube | | | -500E | | X | Χ | Χ | 850 per reel | To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. #### Example 1: ACPL-336J-500E to order product of SO-16 Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 60747-5-5 Safety Approval in RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. ## **Package Outline Drawings** ## ACPL-336J 16-Lead Surface Mount Package Dimensions in inches (millimeters) Notes: Initial and continued variation in the color of the ACPL-336J's white mold compound is normal and does note affect device performance or reliability. Lead coplanarity = 0.1 mm (0.004 inches) Floating Lead Protrusion is 0.25 mm (10 mils) max. #### **Recommended Pb-Free IR Profile** Recommended reflow condition as per JEDEC Standard, J-STD-020 (latest revision). Non- Halide Flux should be used. #### **Regulatory Information** The ACPL-336J is approved by the following organizations: #### **IEC/EN/DIN EN 60747-5-5** Maximum working insulation voltage V<sub>IORM</sub> = 1414 V<sub>PEAK</sub> #### UL Approval under UL 1577, component recognition program up to V<sub>ISO</sub> = 5000 V<sub>RMS</sub>. File E55361. #### **CSA** Approval under CSA Component Acceptance Notice #5, File CA 88324. Table 1. IEC/EN/DIN EN 60747-5-5 Insulation Characteristics\* | Description | Symbol | Characteristic | Unit | |---------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|-------------------| | Installation classification per DIN VDE 0110/39, Table 1 | | | | | for rated mains voltage $\leq 150 V_{RMS}$ | | I – IV | | | for rated mains voltage $\leq 300 V_{RMS}$ | | I – IV | | | for rated mains voltage $\leq$ 600 $V_{RMS}$ | | I – IV | | | for rated mains voltage ≤ 1000 V <sub>RMS</sub> | | I – III | | | Climatic Classification | | 40/105/21 | | | Pollution Degree (DIN VDE 0110/39) | | 2 | | | Maximum Working Insulation Voltage | V <sub>IORM</sub> | 1414 | $V_{\text{peak}}$ | | Input to Output Test Voltage, Method b** | $V_{PR}$ | 2652 | $V_{peak}$ | | $V_{IORM}$ x 1.875 = $V_{PR}$ , 100% Production Test with $t_m$ = 1 sec, Partial discharge < 5 pC | | | | | Input to Output Test Voltage, Method a** | $V_{PR}$ | 2262 | V <sub>peak</sub> | | $V_{\text{IORM}}$ x 1.6 = $V_{\text{PR}}$ , Type and Sample Test, $t_{\text{m}}$ = 10 sec, Partial discharge < 5 pC | | | pean | | Highest Allowable Overvoltage (Transient Overvoltage t <sub>ini</sub> = 60 sec) | V <sub>IOTM</sub> | 8000 | V <sub>peak</sub> | | Safety-limiting values – maximum values allowed in the event of a failure. | | | | | Case Temperature | $T_S$ | 175 | °C | | Input Current | I <sub>S, INPUT</sub> | 400 | mA | | Output Power | P <sub>S</sub> , OUTPUT | 1200 | mW | | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | Rs | >109 | Ω | <sup>\*</sup> Isolation characteristics are guaranteed only within the safety maximum ratings, which must be ensured by protective circuits in application. Surface mount classification is class A in accordance with CECCOO802. **Table 2. Insulation and Safety Related Specifications** | Parameter | Symbol | ACPL-336J | Units | Conditions | |------------------------------------------------------|--------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------| | Minimum External Air Gap<br>(Clearance) | L(101) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking (Creepage) | L(102) | 8.3 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.5 | mm | Through insulation distance conductor to conductor, usually the straight line distance thickness between the emitter and detector. | | Tracking Resistance<br>(Comparative Tracking Index) | CTI | >175 | V | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | | Material Group (DIN VDE 0110, 1/89, Table 1) | <sup>\*\*</sup> Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section IEC/EN/ DIN EN 60747-5-5, for a detailed description of Method a and Method b partial discharge test profiles. **Table 3. Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Note | |---------------------------------------------------------------|-------------------------------------|----------------------|------------------------------------------|-------|------| | Storage Temperature | T <sub>S</sub> | -55 | 125 | °C | | | Operating Temperature | T <sub>A</sub> | -40 | 105 | °C | | | Output IC Junction Temperature | Tj | | 125 | °C | | | Average Input Current | I <sub>F(AVG)</sub> | | 20 | mA | 1 | | Peak Transient Input Current<br>(< 1 µs pulse width, 300 pps) | I <sub>F(TRAN)</sub> | | 1 | А | | | Reverse Input Voltage | $V_R$ | | 5 | V | | | Peak Output Current | I <sub>O(PEAK)</sub> | | 2.5 | А | 2 | | FAULT Output Current | I <sub>FAULT</sub> | | 10 | mA | | | FAULT Pin Voltage | V <sub>FAULT</sub> | -0.5 | V <sub>CC1</sub> | V | | | UVLO Output Current | I <sub>UVLO</sub> | | 10 | mA | | | UVLO Pin Voltage | V <sub>UVLO</sub> | -0.5 | V <sub>CC1</sub> | V | | | Non Inverting Voltage Control Input Voltage | $V_{IN+}$ | -0.5 | V <sub>CC1</sub> | V | | | Integrated LED Driver Output Current | I <sub>LEDDRV</sub> | | 20 | mA | | | Integrated LED Driver Output Voltage | $V_{LEDDRV}$ | -0.5 | V <sub>CC1</sub> | V | | | Positive Input Supply Voltage | V <sub>CC1</sub> | -0.5 | 7.0 | V | | | Total Output Supply Voltage | V <sub>CC2</sub> – V <sub>EE2</sub> | -0.5 | 35 | V | | | Negative Output Supply Voltage | V <sub>E</sub> – V <sub>EE2</sub> | -0.5 | 15 | V | 3 | | Positive Output Supply Voltage | V <sub>CC2</sub> – V <sub>E</sub> | -0.5 | 35 – (V <sub>E</sub> – V <sub>EE</sub> ) | V | | | Gate Drive Output Voltage | V <sub>O(PEAK)</sub> | -0.5 | V <sub>CC2</sub> | V | | | Peak Clamping Sinking Current | I <sub>CLAMP</sub> | | 2.5 | Α | 2 | | Miller Clamping Pin Voltage | V <sub>CLAMP</sub> | -0.5 | V <sub>CC2</sub> | V | | | DESAT Voltage | V <sub>DESAT</sub> | V <sub>E</sub> – 0.5 | $(V_{CC2} + 0.5)$ | V | | | Output IC Power Dissipation | Po | | 600 | mW | 4 | | Input LED Power Dissipation | Pı | | 150 | mW | 5 | #### Notes: - 1. Derate linearly above 70 $^{\circ}$ C free-air temperature at a rate of 0.3 mA/ $^{\circ}$ C. - 2. Maximum pulse width = $10 \mu s$ - 3. This supply is optional and is required only when negative gate drive is implemented. - 4. Derate linearly above 95 °C free-air temperature at a rate of 20 mW/°C. - 5. Derate linearly above 95 °C free-air temperature at a rate of 5 mW/°C. The maximum LED junction temperature should not exceed 125 °C. **Table 4. Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | Note | |--------------------------------|-------------------------------------|------|------------------------------------------|-------|------| | Operating Temperature | T <sub>A</sub> | -40 | 105 | °C | | | Input supply voltage | V <sub>CC1</sub> | 4.5 | 5.5 | V | 1 | | Total Output Supply Voltage | V <sub>CC2</sub> – V <sub>EE2</sub> | 15 | 30 | V | 2 | | Negative Output Supply Voltage | (V <sub>E</sub> – V <sub>EE</sub> ) | 0 | 13.5 | V | 3 | | Positive Output Supply Voltage | V <sub>CC2</sub> – V <sub>E</sub> | 15 | 30 – (V <sub>E</sub> – V <sub>EE</sub> ) | V | | | Input LED Current | I <sub>F(ON)</sub> | 9 | 16 | mA | | | Input Voltage (OFF) | V <sub>F(OFF)</sub> | -3.6 | 0.8 | V | | | | | | | | | #### Notes - 1. In most applications $V_{CC1}$ will be powered up first (before $V_{CC2}$ ) and powered down last (after $V_{CC2}$ ). This is desirable for maintaining control of the IGBT gate. In applications where $V_{CC2}$ is powered up first, it is important to ensure that input remains low until $V_{CC1}$ reaches the proper operating voltage (minimum 4.5 V) to avoid any momentary instability at the output during $V_{CC1}$ ramp-up or ramp-down. - 2. 15 V is the recommended minimum operating positive supply voltage $(V_{CC2} V_E)$ to ensure adequate margin in excess of the maximum $V_{UVLO+}$ threshold of 13.7 V. - 3. This supply is optional and is required only when negative gate drive is implemented. #### Table 5. Electrical Specifications (DC) Unless otherwise noted, all typical values at $T_A = 25$ °C, $V_{CC1} = 5$ V, $V_{CC2} - V_{EE2} = 30$ V, $V_E - V_{EE2} = 0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Note | |--------------------------------------------------|---------------------------|------------------------|-------------------------|------|-------|------------------------------------------------------|------|-----------| | Logic Low Input Voltage | $V_{IN+L}$ | | | 0.8 | V | | 23 | | | Logic High Input Voltage | $V_{IN+H}$ | 2 | | | V | | 23 | | | Logic High LED Driver Output R <sub>DS(ON)</sub> | R <sub>LEDDRVH</sub> | 5.5 | 13.5 | 24 | Ω | $I_{LEDDRV} = -10 \text{ mA}, V_{IN+} = 5 \text{ V}$ | 23 | | | Logic Low LED Driver Output Voltage | V <sub>LEDDRVL</sub> | 0.2 | 0.4 | 0.8 | V | $I_{LEDDRV} = 2.4 \text{ mA}, V_{IN+} = 0 \text{ V}$ | 23 | | | Input Low Supply Current | I <sub>CC1L</sub> | | 3 | 6 | mA | $I_F = 0 \text{ mA}, V_{IN+} = 0 \text{ V}$ | 1 | | | Input High Supply Current | I <sub>CC1H</sub> | | 3 | 6 | mA | $I_F = 10 \text{ mA}, V_{IN+} = 0 \text{ V}$ | 1 | | | | | | 13 | 16 | mA | $I_{LEDDRV} = 10 \text{ mA}, V_{IN+} = 5 \text{ V}$ | | | | Output Low Supply Current | I <sub>CC2L</sub> | | 4.3 | 6.5 | mA | $I_F = 0 \text{ mA}$ | 2, 3 | | | Output High Supply Current | I <sub>CC2H</sub> | | 5.4 | 7.5 | mA | I <sub>F</sub> = 10 mA | 2, 3 | | | LED Forward Voltage | V <sub>F</sub> | 1.2 | 1.55 | 1.95 | V | I <sub>F</sub> =10 mA | 4 | | | Temperature Coefficient of Input | $\Delta V_F / \Delta T_A$ | | -1.7 | | mV/°C | I <sub>F</sub> = 10 mA | | | | Forward Voltage | | | | | | | | | | LED Reverse Breakdown Voltage | $V_{BR}$ | 5 | | | V | $I_F = 10 \mu A$ | | | | Input Capacitance | C <sub>IN</sub> | | 70 | | рF | | | | | LED Turn on Current Threshold Low | I <sub>TH+</sub> | 0.25 | 2 | 6 | mA | V <sub>OUT</sub> = 5 V | | | | to High | | | | | | | | | | LED Turn on Current Threshold High | I <sub>TH-</sub> | 0.15 | 1.5 | 5.5 | mA | $V_{OUT} = 5 V$ | | | | to Low | | | | | | | | | | LED Turn on Current Hysteresis | I <sub>TH_HYS</sub> | | 0.5 | | mA | | | | | High Level Output Current | I <sub>OH</sub> | -2 | -3.5 | | Α | $V_{CC2} - V_{OUT} = 15 V$ | | 1 | | Low Level Output Current | I <sub>OL</sub> | 2 | 3.0 | | Α | $V_{OUT} - V_{EE} = 15 \text{ V}$ | | 1 | | High Output Transistor R <sub>DS(ON)</sub> | R <sub>DS,OH</sub> | 0.5 | 2.5 | 5.0 | Ω | $I_{OH} = -2 A$ | | 2 | | Low Output Transistor R <sub>DS(ON)</sub> | $R_{DS,OL}$ | 0.2 | 1.8 | 4.0 | Ω | $I_{OL} = 2 A$ | | 2 | | Low Level Output Current During Fault Condition | I <sub>OLF</sub> | 55 | 115 | 170 | mA | $V_{OUT} - V_{EE} = 14 V$ | 7 | 3 | | High Level Output Voltage | V <sub>OH</sub> | V <sub>CC2</sub> - 0.5 | V <sub>CC2</sub> – 0.15 | | V | I <sub>OUT</sub> = -100 mA | 5 | 4, 5, 6 | | Low Level Output Voltage | V <sub>OL</sub> | CCZ | 0.1 | 0.5 | V | I <sub>OUT</sub> = 100 mA | 6 | , -, - | | Clamp Threshold Voltage | V <sub>TH_CLAMP</sub> | | 2 | 3 | V | 001 | | | | Clamp Low Level Sinking Current | I <sub>CLAMP</sub> | 0.75 | 1.9 | | Α | $V_{CLAMP} = V_{EE} + 2.5$ | | · | | Clamp Output Transistor R <sub>DS(ON)</sub> | R <sub>DS,CLAMP</sub> | | 1.1 | 3.5 | Ω | I <sub>CLAMP</sub> = 1 A | | | | V <sub>CC2</sub> UVLO Threshold Low to High | V <sub>UVLO+</sub> | 11 | 12.5 | 13.7 | V | V <sub>OUT</sub> > 5 V | | 4, 6, 7 | | V <sub>CC2</sub> UVLO Threshold High to Low | V <sub>UVLO-</sub> | 10.1 | 11.3 | 12.8 | V | V <sub>OUT</sub> < 5 V | | 4, 6, 8 | | V <sub>CC2</sub> UVLO Hysteresis | V <sub>UVLO</sub> HYS | 0.4 | 1.2 | | V | 1001 101 | | -1/ -1/ - | | DESAT Detection Threshold | V <sub>DESAT</sub> | 6.2 | 7 | 7.8 | V | - | 8 | 6 | | DESAT Charging Current | I <sub>CHG</sub> | 0.6 | 1.0 | 1.2 | mA | V <sub>DESAT</sub> = 2 V | 9 | 6, 9 | | DESAT Discharging Current | I <sub>DSCHG</sub> | 20 | 58 | | mA | $V_{DESAT} = 8 V$ | 10 | | | FAULT Logic Low Output Current | I <sub>FAULT_L</sub> | 4 | 9.0 | | mA | $V_{\text{FAULT}} = 0.4 \text{ V}$ | | | | FAULT Logic High Output Current | I <sub>FAULT_H</sub> | - | | 20 | μΑ | $V_{\text{FAULT}} = 5 \text{ V}$ | | | | UVLO Logic Low Output Current | I <sub>UVLO_L</sub> | 4 | 9.0 | | mA | $V_{\text{UVLO}} = 0.4 \text{ V}$ | - | | | UVLO Logic High Output Current | I <sub>UVLO_H</sub> | • | | 20 | μΑ | $V_{\text{UVLO}} = 5.4 \text{ V}$ | | | | | ·UVLU_H | | | | pur | VUVLO — 3 V | | | #### Notes: - 1. Maximum pulse width = $10 \mu s$ . - 2. Output is sourced at -2.0 A/2.0 A with a maximum pulse width = 10 $\mu$ s. - 3. For further details, see the description of operation during DESAT fault condition section in the application notes. - 4. 15 V is the recommended minimum operating positive supply voltage (V<sub>CC2</sub> V<sub>E</sub>) to ensure adequate margin in excess of the maximum V<sub>UVLO+</sub> threshold of 13.7 V. For High Level Output Voltage testing, V<sub>OH</sub> is measured with a DC load current. When driving capacitive loads, V<sub>OH</sub> will approach V<sub>CC</sub> as I<sub>OH</sub> approaches zero. - 5. Maximum pulse width = 1.0 ms. - 6. Once V<sub>OUT</sub> of ACPL-336J is allowed to go High (V<sub>CC2</sub> V<sub>E</sub> > V<sub>UVLO+</sub>), the DESAT detection feature of the ACPL-336J will be the primary source of IGBT protection. UVLO is needed to ensure DESAT is functional. Once V<sub>CC2</sub> exceeds V<sub>UVLO+</sub> threshold, DESAT will remain functional until V<sub>CC2</sub> is below V<sub>UVLO-</sub> threshold. Thus, the DESAT detection and UVLO features of the ACPL-336J work in conjunction to ensure constant IGBT protection. - 7. This is the "increasing" (i.e., turn-on or "positive going" direction) of $V_{CC2} V_{E}$ . - 8. This is the "decreasing" (i.e., turn-off or "negative going" direction) of $V_{CC2} V_{E}$ . - 9. For further details, see the DESAT fault detection blanking time section in the applications notes. #### Table 6. Switching Specifications (AC) Unless otherwise noted, all typical values at $T_A = 25$ °C, $V_{CC1} = 5$ V, $V_{CC2} - V_{EE2} = 30$ V, $V_E - V_{EE2} = 0$ V; all Minimum/Maximum specifications are at Recommended Operating Conditions. | Parameter | Symbol | Min. | Typ.* | Max. | Units | Test Conditions | Fig. | Note | |-------------------------------------------------------------------------------------------|-----------------------------|------|-------|------|-------|------------------------------------------------------------------------------------------------------|---------------|--------| | Input LED to High Level Output<br>Propagation Delay Time | t <sub>PLH</sub> | 50 | 130 | 220 | ns | $R_G = 10 \Omega$ , $C_G = 10 nF$ ,<br>f = 10 kHz, Duty Cycle = 50% | 11, 12,<br>13 | 1 | | Input LED to Low Level Output<br>Propagation Delay Time | t <sub>PHL</sub> | 50 | 155 | 250 | ns | | 11, 12,<br>13 | 2 | | Pulse Width Distortion | PWD | | 25 | 120 | ns | | | 3, 4 | | Propagation Delay Difference<br>Between Any 2 Parts (t <sub>PHL</sub> -t <sub>PLH</sub> ) | $P_{DD}$ | -150 | | 150 | ns | | | 4, 5 | | Propagation Delay Skew | t <sub>PSK</sub> | | | 100 | ns | | | 4,6 | | 10% to 90% Rise Time | t <sub>R</sub> | | 80 | | ns | | | | | 90% to 10% Fall Time | t <sub>F</sub> | | 45 | | ns | | | | | DESAT Blanking Time | t <sub>DESAT(BLANKING</sub> | ) | 0.6 | 1.1 | μs | | 24 | 7 | | DESAT Sense to 90% V <sub>OUT</sub> Delay | t <sub>DESAT(90%)</sub> | | 1.3 | 2 | μs | $R_G = 10 \Omega$ , $C_G = 10 nF$ | 24 | 8 | | DESAT Sense to 10% V <sub>OUT</sub> Delay | t <sub>DESAT(10%)</sub> | | 4.8 | 6.5 | μs | | 24 | 9 | | DESAT Sense to DESAT Low<br>Propagation Delay | t <sub>DESAT(LOW)</sub> | | 0.25 | | μs | | 24 | 10 | | DESAT Sense to Low Level FAULT<br>Signal Delay | t <sub>DESAT(FAULT)</sub> | | 2.2 | 5 | μs | $R_F = 10 \text{ k}\Omega$ , $C_F = \text{Open}$ | 24 | 11 | | Output Mute Time due to DESAT | t <sub>DESAT(MUTE)</sub> | 2.3 | 3.0 | 4.2 | ms | | 24 | 12 | | Time Input Kept Low Before Fault<br>Reset to High | t <sub>DESAT(RESET)</sub> | 2.3 | 3.0 | 4.2 | ms | $R_F = 10 \text{ k}\Omega$ , $C_F = \text{Open}$ | 24 | 13 | | V <sub>CC2</sub> to UVLO High Delay | t <sub>PLH_UVLO</sub> | | 10 | | μs | | 22 | 14 | | V <sub>CC2</sub> to UVLO Low Delay | t <sub>PHL_UVLO</sub> | | 10 | | μs | | 22 | 15 | | V <sub>CC2</sub> UVLO to V <sub>OUT</sub> High Delay | t <sub>UVLO_ON</sub> | | 5.3 | | μs | | 22 | 16 | | V <sub>CC2</sub> UVLO to V <sub>OUT</sub> Low Delay | t <sub>UVLO_OFF</sub> | | 1 | | μs | | 22 | 17 | | Output High Level Common Mode<br>Transient Immunity | CM <sub>H</sub> | 30 | >50 | | kV/μs | T <sub>A</sub> = 25 °C, I <sub>F</sub> = 10 mA,<br>V <sub>CM</sub> = 1500 V, V <sub>CC2</sub> = 30 V | 14,<br>16,18 | 18, 20 | | Output Low Level Common Mode<br>Transient Immunity | CM <sub>L</sub> | 30 | >50 | | kV/μs | $T_A = 25 ^{\circ}\text{C}, I_F = 0 \text{mA},$<br>$V_{CM} = 1500 \text{V}, V_{CC2} = 30 \text{V},$ | 15, 17,<br>19 | 19, 20 | #### Notes: - 1. t<sub>PLH</sub> is defined as propagation delay from 50% of LED input I<sub>F</sub> to 50% of High level output. - 2. t<sub>PHI</sub> is defined as propagation delay from 50% of LED input I<sub>F</sub> to 50% of Low level output. - 3. Pulse Width Distortion (PWD) is defined as $|t_{PHL}$ $t_{PLH}|$ for any given unit. - 4. As measured from $I_F$ to $V_{OUT}$ . - 5. The difference between $t_{PHL}$ and $t_{PLH}$ between any two ACPL-336J parts under the same test conditions. - 6. tpsK is equal to the worst-case difference in tpHL and tpLH that will be seen between units under the same test condition. - 7. The ACPL-336J internal delay time to respond to a DESAT fault condition without any external DESAT capacitor. - 8. The amount of time from when DESAT threshold is exceeded to 90% of $V_{GATE}$ at mentioned test conditions. - 9. The amount of time from when DESAT threshold is exceeded to 10% of V<sub>GATE</sub> at mentioned test conditions. - 10. The amount of time from when DESAT threshold is exceeded to DESAT Low voltage, 0.7 V. - 11. The amount of time from when DESAT threshold is exceeded to FAULT output Low 50% of $V_{CC1}$ voltage. - 12. The amount of time when DESAT threshold is exceeded, output is muted to LED input. - 13. The amount of time when DESAT mute time is expired, LED input must be kept low for FAULT status to return to High. - 14. The delay time when $V_{CC2}$ exceeds UVLO+ threshold to UVLO high 50% of UVLO positive-going edge. - 15. The delay time when $V_{CC2}$ exceeds UVLO- threshold to UVLO low 50% of UVLO negative-going edge. - 16. The delay time when V<sub>CC2</sub> exceeds UVLO+ threshold to 50% of high level output. - 17. The delay time when $V_{CC2}$ exceeds UVLO- threshold to 50% of low level output. - 18. Common mode transient immunity in the high state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in the high state (i.e., $V_{OUT} > 15$ V or FAULT > 2 V or UVLO > 2 V). A 330 pF and a 10 k $\Omega$ pull-up resistor are needed in FAULT and UVLO detection mode. - 19. Common mode transient immunity in the low state is the maximum tolerable $dV_{CM}/dt$ of the common mode pulse, $V_{CM}$ , to assure that the output will remain in a low state (i.e., $V_{OUT} < 1.0 \, \text{V}$ or FAULT $< 0.8 \, \text{V}$ or UVLO $< 0.8 \, \text{V}$ ). - 20. Split resistor network in the ratio 1:1 at the anode and cathode. For further details, see description of input LED driver and split resistors circuit section in the application notes. **Table 7. Package Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | Note | |---------------------------------------------|------------------|------|-------|------|------------------|-------------------------------------------------|---------| | Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 5000 | | | V <sub>RMS</sub> | RH < 50%,<br>t = 1 min., T <sub>A</sub> = 25 °C | 1, 2, 3 | | Resistance (Input-Output) | R <sub>I-O</sub> | | > 109 | | Ω | $V_{I-O} = 500 V_{DC}$ | 3 | | Capacitance (Input-Output) | C <sub>I-O</sub> | | 1.3 | | pF | freq =1 MHz | | | Thermal Coefficient Between | | | | | | | 4 | | LED and Input IC | $A_{EI}$ | | 35.4 | | °C/W | | | | LED and Output IC | A <sub>EO</sub> | | 33.1 | | °C/W | | | | Input IC and Output IC | A <sub>IO</sub> | | 25.6 | | °C/W | | | | LED and Ambient | A <sub>EA</sub> | | 176.1 | | °C/W | | | | Input IC and Ambient | A <sub>IA</sub> | | 92 | | °C/W | | | | Output IC and Ambient | A <sub>OA</sub> | | 76.7 | | °C/W | | | #### Notes - In accordance with UL1577, each optocoupler is proof tested by applying an insulation test voltage ≥ 6000 V<sub>RMS</sub> for 1 second. This test is performed before the 100% production test for partial discharge (method b) shown in IEC/EN/DIN EN 60747-5-5 Insulation Characteristic Table, if applicable. - 2. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating, refer to your equipment level safety specification or IEC/EN/DIN EN 60747-5-5 Insulation Characteristics Table. - 3. Device considered a two-terminal device: pins 1 to 8 are shorted together and pins 9 to 16 are shorted together. - 4. For further details, see thermal calculation section in the application notes. Figure 1. I<sub>CC1</sub> vs. temperature Figure 2. I<sub>CC2</sub> vs. temperature Figure 3. Icc vs.Vcc Figure 4. LED1 Input Current vs. forward voltage Figure 5. V<sub>OH</sub> vs. temperature Figure 7. I<sub>OLF</sub> vs. output voltage Figure 9. I<sub>CHG</sub> vs. temperature Figure 6. V<sub>OL</sub> vs. temperature Figure 8. V<sub>DESAT</sub> vs. temperature Figure 10. I<sub>DSCHG</sub> vs. temperature Figure 11. Propagation delay vs. temperature Figure 12. Propagation delay vs. supply voltage Figure 13. Propagation delay vs. load resistance Figure 14. CMR $V_{OUT}$ High test circuit Figure 15. CMR $V_{OUT}$ Low test circuit Figure 16. CMR FAULT High test circuit Figure 17. CMR FAULT Low test circuit Figure 18. CMR UVLO High test circuit Figure 19. CMR UVLO Low test circuit ## **Applications Information** #### **Recommended Application Circuit** Figure 20. Typical gate drive circuits with DESAT detection Figure 21. Typical parallel IGBT gate drive circuits with DESAT detection The ACPL-336J has non-inverting gate control inputs, and an open drain FAULT and UVLO outputs suitable for wired 'OR' applications. The two supplies bypass capacitors (1 $\mu$ F) provide the large transient currents necessary during a switching transition. The DESAT diode and 220 pF blanking capacitor are the necessary external components for the fault detection circuitry. The gate resistor (R<sub>G</sub>) serves to limit gate charge current and indirectly control the IGBT collector voltage rise and fall times. The open drain FAULT and UVLO outputs have passive $10k\Omega$ pull-up resistors and a 330 pF filtering capacitor. #### Introduction to DESAT Detection The power stage of a typical three phase inverter is susceptible to several types of failures, most of which are potentially destructive to the power IGBTs. These failure modes can be grouped into four basic categories: phase and/or rail supply short circuits due to user misconnect or bad wiring, control signal failures due to noise or computational errors, overload conditions induced by the load, and component failures in the gate drive circuitry. Under any of these fault conditions, the current through the IGBTs can increase rapidly, causing excessive power dissipation and heating. The IGBTs become damaged when the current load approaches the saturation current of the device, and the collector to emitter voltage rises above the saturation voltage level. The drastically increased power dissipation very quickly overheats the power device and destroys it. To prevent damage to the drive, fault protection must be implemented to reduce or turn-off the IGBTs during a fault condition. A circuit providing fast local DESAT detection and shutdown is an ideal solution, but the number of required components, board space consumed, cost, and complexity have until now limited its use to high performance drives. The features that this circuit must have are high speed, low cost, low resolution, low power dissipation, and small size. The ACPL-336J satisfies these criteria by combining a high speed, high output current driver, high voltage optical isolation between the input and output, local IGBT desaturation detection and shut down, and optically isolated fault and UVLO status feedback signal into a single 16-pin surface mount package. The fault detection method, which is adopted in the ACPL-336J, is to monitor the saturation (collector) voltage of the IGBT and to trigger a local fault shutdown sequence if the collector voltage exceeds a predetermined threshold. A small gate discharge device slowly reduces the high short circuit IGBT current to prevent damaging voltage spikes. Before the dissipated energy can reach destructive levels, the IGBT is shut off. During the off state of the IGBT, the fault detect circuitry is simply disabled to prevent false 'fault' signals. The alternative protection scheme of measuring IGBT current to prevent desaturation is effective if the short circuit capability of the power device is known, but this method will fail if the gate drive voltage decreases enough to only partially turn on the IGBT. By directly measuring the collector voltage, the ACPL-336J limits the power dissipation in the IGBT even with insufficient gate drive voltage. Another more subtle advantage of the desaturation detection method is that power dissipation in the IGBT is monitored, while the current sense method relies on a preset current threshold to predict the safe limit of operation. Therefore, an overly-conservative overcurrent threshold is not needed to protect the IGBT. #### **Output Control** The outputs ( $V_{OUT}$ , FAULT and $\overline{UVLO}$ ) of the ACPL-336J are controlled by the combination of $V_{CC1}$ , $V_{CC2}$ (UVLO), LED current $I_F$ and IGBT desaturation condition. The following table shows the logic truth table for these outputs. | V <sub>CC1</sub> | V <sub>CC2</sub> (UVL0) | IF | DESAT | V <sub>OUT</sub> | <u>Fault</u> | UVLO | | |------------------|-------------------------|------|-------------------------|------------------|--------------|------|--| | Low | Low | Χ | Not Active | Low | Low | Low | | | Low | High | Low | Not Active | Low | Low | Low | | | Low | High | High | Active (no DESAT fault) | High | Low | Low | | | Low | High | High | Active (DESAT fault) | Low | Low | Low | | | High | Low | Χ | Not Actve | Low | High | Low | | | High | High | High | Active (DESAT fault) | Low | Low | High | | | High | High | Low | Not Active | Low | High | High | | | High | High | High | Active (no DESAT fault) | High | High | High | | The logic level is defined by the respective threshold of each function pin. # Description of UnderVoltage LockOut Insufficient gate voltage to IGBT can increase turn-on resistance of IGBT, resulting in large power loss and IGBT damage due to high heat dissipation. ACPL-336J monitors the output power supply constantly. When output power supply is lower than undervoltage lockout (UVLO) threshold, the gate driver output will shut off to protect IGBT from low voltage bias. The low output power supply fault will be reported via the UVLO feedback. In this way, the UVLO feedback can also serve as a READY signal to the controller during power up. Figure 22. UVLO and feedback behaviors and timing diagram ## **Description of Input LED Driver and Split Resistors Circuit** The ACPL-336J has integrated an input LED driver that with high impedance input( $V_{IN+}$ ) for interfacing with the controller. The LED driver's output( $V_{LEDDRV}$ ) has to be connected with the recommended split resistors circuit to the LED1 anode to achieve the rated high CMR performance. The LED current can be calculated by $I_{LEDDRV} = (V_{CC1} - V_F)/(R_{LEDDRVH} + 2R)$ . Alternatively, if the LED driver is not used, LED1 can still be driven directly by other means of discrete driver configuration. It is recommended that the two resistors (R) connected to input LED's anode and cathode are split in the ratio 1:1. They will help to balance the common mode impedances at the LED's anode and cathode. This helps to equalize the common mode voltage changes at the anode and cathode to give high CMR performance. Figure 23. Input LED driver functional diagram ## **DESAT Fault Detection Blanking Time** The DESAT fault detection circuitry must remain disabled for a short time period following the turn-on of the IGBT to allow the collector voltage to fall below the DESAT theshold. This time period, called the DESAT blanking time, is controlled by the internal DESAT charge current, the DESAT voltage threshold, and the external DESAT capacitor. The nominal blanking time is calculated in terms of external capacitance ( $C_{BLANK}$ , see Figure 20 and Figure 21), FAULT threshold voltage ( $V_{DESAT}$ ), and DESAT charge current ( $I_{CHG}$ ) in addition to an internal DESAT blanking time ( $I_{DESAT(BLANKING)}$ ). $t_{BLANK} = C_{BLANK} \times (V_{DESAT}/I_{CHG}) + t_{DESAT(BLANKING)}$ #### **Description of Operation during DESAT Fault Condition** - 1. DESAT terminal monitors IGBT's V<sub>CE</sub> voltage. - 2. When the voltage on the DESAT terminal exceeds 7 V, a weak pull-down in the output stage( $I_{OLF}$ ) will turn on to 'softly' turn off the IGBT. When the gate voltage falls below $V_{EE}+2$ V, the Miller Clamp will turn on to clamp the IGBT gate to $V_{FE}$ . - 3. FAULT output goes low, notifying the microcontroller of the fault condition. - 4. Microcontroller takes appropriate action. - 5. When t<sub>DESAT(MUTE)</sub> expires, LED input needs to be kept low for t<sub>DESAT(RESET)</sub> before fault condition is cleared. FAULT status will return to high. - 6. Output (V<sub>OUT</sub>) starts to respond to LED input after fault condition is cleared. Figure 24. DESAT fault state timing diagram #### Selecting the Gate Resistor (R<sub>G</sub>) Step 1: Calculate $R_G$ minimum from the $I_{O(PEAK)}$ specification. The IGBT and $R_G$ in Figure 20 can be analyzed as a simple RC circuit with a voltage supplied by ACPL-336J. $$R_{G} \geq \frac{V_{CC} - V_{EE}}{I_{O(PEAK)}} - R_{DS,OH(MIN)}$$ $$= \frac{30 - 0 \text{ V}}{2.5 \text{ A}} - 0.5 \Omega$$ $$= 11.5 \Omega$$ $$R_{G} \geq \frac{V_{CC} - V_{EE}}{I_{O(PEAK)}} - R_{DS,OL(MIN)}$$ or $$= \frac{30 - 0 \text{ V}}{2.5 \text{ A}} - 0.2 \Omega$$ $$= 11.8 \Omega$$ The external gate resistor, $R_G$ and internal minimum turn-on resistance, $R_{DSON}$ will ensure the output current will not exceed the device absolute maximum rating of 2.5 A. In this case, we will use worst-case $R_G \ge 11.8 \Omega$ . Step 2: Check the ACPL-336J power dissipation and increase $R_G$ if necessary. The ACPL-336J total power dissipation ( $P_T$ ) is equal to the sum of the LED power ( $P_E$ ), input IC power( $P_I$ ) and the output IC power ( $P_O$ ). $$P_T = P_E + P_I + P_O$$ Assuming operation conditions of $I_F$ (worst case) = 16 mA, $R_G$ = 11.8 $\Omega$ , Max Duty Cycle = 80%, $Q_G$ = 1 $\mu$ C, f = 10 kHz and $T_A$ max = 95 °C. #### **Calculation of LED Power Dissipation** $$P_E = I_F \cdot V_F \cdot Duty Cycle$$ = 16 mA \cdot 1.95 V \cdot 0.8 = 25 mW #### **Calculation of Input IC Power Dissipation** $P_I = I_{CC1}(Max) * V_{CC1}(Recommended Max)$ = 6 mA \* 5.5 V = 33 mW ## **Calculation of Input IC Power Dissipation** $$\begin{split} P_O &= P_{O(BIAS)} + P_{O(SWITCHING)} \\ &= I_{CC2} \bullet (V_{CC2} \cdot V_{EE2}) + P_{HS} + P_{LS} \\ P_{HS} &= (V_{CC2} \cdot Q_G \cdot f) \cdot R_{DS,OH(MAX)} / (R_{DS,OH(MAX)} + R_G) / 2 \\ P_{LS} &= (V_{CC2} \cdot Q_G \cdot f) \cdot R_{DS,OL(MAX)} / (R_{DS,OL(MAX)} + R_G) / 2 \\ P_{HS} &= (30 \, \text{V} \cdot 1 \, \mu\text{C} \cdot 10 \, \text{kHz}) \cdot 4.5 \, \Omega / (4.5 \, \Omega + 7.3 \, \Omega) / 2 = 44.6 \, \text{mW} \\ P_{LS} &= (30 \, \text{V} \cdot 1 \, \mu\text{C} \cdot 10 \, \text{kHz}) \cdot 3.6 \, \Omega / (3.6 \, \Omega + 7.3 \, \Omega) / 2 = 38.0 \, \text{mW} \\ P_{O} &= 7.5 \, \text{mA} \cdot 30 \, \text{V} + 44.6 \, \text{mW} + 38.0 \, \text{mW} \\ &= 307.6 \, \text{mW} < 600 \, \text{mW} \, (P_{O(MAX)} \cdot 0.95 \cdot C) \end{split}$$ The value of 7.5 mA for $I_{CC2}$ in the previous equation is the maximum $I_{CC2}$ over the entire operating temperature range. Since $P_O$ is less than $P_{O(MAX)}$ , $R_G = 11.8 \Omega$ is all right for the power dissipation. #### **Thermal Calculation** Application and environmental design for ACPL-336J needs to ensure that the junction temperature of the internal ICs and LED within the gate driver optocoupler do not exceed 125 °C. The following equations calculate the maximum power dissipation effect on junction temperatures. ``` LED Junction Temperature, T_E = A_{EA} * P_E + A_{EI} * P_I + A_{EO} * P_O + T_A = 176.1 °C/W *25 mW + 35.4 °C/W *33 mW + 33.1 °C/W *307.6 mW + 95 °C = 110.7 °C Input IC Junction Temperature, T_I = A_{EI} * P_E + A_{IA} * P_I + A_{IO} * P_O + T_A = 35.4 °C/W *25 mW + 92 °C/W *33 mW + 25.6 *307.6 mW + 95 °C = 106.8 °C Output IC Junction Temperature, T_O = A_{EO} * P_E + A_{IO} * P_I + A_{OA} * P_O + T_A = 33.1 °C/W *25 mW + 25.6 °C/W *33 mW + 76.7 *307.6 mW + 95 °C = 120.3 °C ``` #### **DESAT Diode and DESAT Threshold** The DESAT diode's function is to conduct forward current, allowing sensing of the IGBT's saturated collector-to-emitter voltage, V<sub>CFSAT</sub>, (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). When the IGBT is switching off and toward the end of the forward conduction of the DESAT diode, a reverse current will flow for short time. This reverse recovery effect prevents the diode from achieving its blocking capability until the mobile charge in the junction is depleted. During this time, there is commonly a very high $dV_{CE}/dt$ voltage ramp rate across the IGBT's collector-to-emitter. This results in $I_{CHARGE} = C_{D-DESAT} \times dV_{CE}/dt$ charging current which will charge the blanking capacitor, $C_{BLANK}$ . To minimize this charging current and avoid false DESAT triggering, it is best to use fast-response diodes. In the recommended application circuit shown in Figure 20, the voltage on pin 14 (DESAT) is $V_{DESAT} = V_F + V_{CE}$ , where $V_F$ is the forward ON voltage of $D_{DESAT}$ and $V_{CE}$ is the IGBT collector-to-emitter voltage. The value of $V_{CE}$ that triggers DESAT to signal a FAULT condition is nominally 7 V – $V_F$ . If desired, this DESAT threshold voltage can be decreased by using multiple DESAT diodes or low-voltage Zener diode in series. If n is the number of DESAT diodes, the nominal threshold value becomes $V_{CE,FAULT(TH)} = 7 V - n \times V_F$ . If a Zener diode is used, the nominal threshold value becomes $V_{CE,FAULT(TH)} = 7 V - V_F - V_Z$ . When using two diodes instead of one, then diodes with half of the total required maximum reverse-voltage rating may be chosen. Figure 25. DESAT diode and DESAT threshold Figure 26. False fault prevention diodes #### **DESAT Pin Protection Resistor** The freewheeling of flyback diodes connected across the IGBTs can have large instantaneous forward voltage transients that greatly exceed the nominal forward voltage of the diode. This may result in a large negative voltage spike on the DESAT pin, which will draw substantial current out of the driver if protection is not used. To limit this current to levels that will not damage the driver IC, make sure a 1 k $\Omega$ resistor is inserted in series with the DESAT diode. #### **False Fault Prevention Diodes** A situation that may cause the driver to generate a false fault signal is if the substrate diode of the driver becomes forward biased. This can happen if the reverse recovery spikes coming from the IGBT freewheeling diodes bring the DESAT pin below Ground. Therefore, the DESAT pin voltage will be 'brought' above the threshold voltage. This negative going voltage spikes are typically generated by inductive loads or reverse recovery spikes of the IGBT/MOSFETs freewheeling diodes. To prevent a false fault signal, it is highly recommended that you connect a Zener diode and a Schottky diode across the DESAT pin and $V_{\rm E}$ pin Figure 26 shows this circuit solution. The Schottky diode will prevent the substrate diode of the gate driver optocoupler from being forward biased while the Zener diode (10 V) is used to prevent any positive high transient voltage from affecting the DESAT pin. For product information and a complete list of distributors, please go to our web site: **www.avagotech.com**